Cell: 98204 08217 BharatSir@hotmail.com

## Interfacing and Interrupt Sequence for CASCADED 8259

- When more than one 8259s are connected to the  $\mu P$ , it is called as a Cascaded configuration.
- A Cascaded configuration **increases** the **number of interrupts** handled by the system.
- As the **maximum** number of **8259s** interfaced can be **9** (1 Master and 8 Slaves) the **Maximum** number of **interrupts** handled can be **64**.
- The master 8259 has SP/EN = +5V and the slave has SP/EN = 0V.
- Each slave's INT output is connected to the IR input of the Master.
- The **INT** output of the **Master** is **connected** to the **INTR** input of the  $\mu P$ .
- The **master addresses** the individual **slaves through** the **CAS<sub>2</sub>, CAS<sub>1</sub>, CAS<sub>0</sub> lines** connected from the master to each of the slaves.
- Each 8259 (Master or Slave) has its own address and has to be initialized separately.

When an **interrupt request** occurs **on** a **SLAVE**, the **following sequence** of events is executed:

- 1) The slave 8259 resolves the priority of the interrupt and sends the interrupt to the master 8259.
- 2) The master resolves the priority among its slaves and sends the interrupt to the  $\mu P$ .
- 3) The  $\mu$ P finishes the current instruction and responds to the interrupt by sending 3 INTA pulses.
- 4) In response to the first INTA pulse the master does the following tasks:
  - i. It **sends** the **opcode** of **CALL** instruction **to** the  $\mu P$  on the data bus.
  - ii. It sends the 3-bit salve identification number on the CAS lines.
  - iii. The Master sets the corresponding bit in its InSR.
  - iv. The **Slave identifies** its number on the **CAS lines** and **sets** the **corresponding bit in its InSR**.
- 5) In **response to** the **second and third INTA** pulse the **slave** places the **lower byte and** then the **higher byte of** the **ISR address** on the data bus **respectively**.
- 6) **During** the **third INTA** pulse the **InSR bit** of the **slave** is **cleared** in **AEOI mode**, **otherwise** it is **cleared by** the **EOI command** at the end of the ISR.
- 7) The  $\mu$ P pushes the contents of PC onto the Stack and transfers program to the address of the ISR sent by the slave 8259. The ISR thus begins.

Cell: 98204 08217 BharatSir@hotmail.com



Cell: 98204 08217 BharatSir@hotmail.com

## I/O for the Cascaded Configuration

| I/O Chip     | Address Bus |           |           |           |    |    |           |    | I/O port |
|--------------|-------------|-----------|-----------|-----------|----|----|-----------|----|----------|
|              | A7          | <b>A6</b> | <b>A5</b> | <b>A4</b> | А3 | A2 | <b>A1</b> | AO | Address  |
| 8259 Master  |             |           |           |           |    |    |           |    |          |
| ICW1         | 0           | 1         | 0         | 0         | 0  | 0  | 0         | 0  | 40 H     |
| ICW2         | 0           | 1         | 0         | 0         | 0  | 0  | 0         | 1  | 41 H     |
| 8259 Slave 0 |             |           |           |           |    |    |           |    |          |
| ICW1         | 0           | 1         | 1         | 0         | 0  | 0  | 0         | 0  | 60 H     |
| ICW2         | 0           | 1         | 1         | 0         | 0  | 0  | 0         | 1  | 61 H     |
| 8259 Slave 7 |             |           |           |           |    |    |           |    |          |
| ICW1         | 1           | 0         | 0         | 0         | 0  | 0  | 0         | 0  | 80 H     |
| ICW2         | 1           | 0         | 0         | 0         | 0  | 0  | 0         | 1  | 81 H     |